Low Power CMOS Dynamic Latch Comparator using 0.18μm Technology

Rahul Singh*1, and Arun Sharma2

ABSTRACT
The design and analysis of low power, high speed CMOS dynamic latch comparator is presented. The comparator combines the features of both, the resistive dividing network and differential current sensing comparator. The proposed design will improve the comparator performance by reducing the propagation delay, power dissipation. Simulation results are obtained in 0.18um with supply voltages of 1.8v respectively. The schematic of comparator is captured using Cadence Virtuoso schematic editor and simulated using the Cadence Spectre simulator.

Key words: ADC, Charge sharing network, latch comparator, charge sharing comparator, low power consumption.

1. INTRODUCTION
A Comparator is a circuit that compares an analog signal with another analog signal or reference & outputs a binary signal based on comparison. The comparator is widely used in process of converting analog signals into digital signals. Low power consumption is an important feature of many A to D converters especially those used in portable devices that have limited power supply energy. A common technique to reduce its power is the adoption of a latch comparator design. Dynamic latch comparator can solve the power problem by removing the pre-amplifying stage [1], while achieving a smaller area. This paper focuses on charge sharing comparator as it combines the advantages of both, resistive dividing comparator & differential current sensing comparator.

Fig. 1 shows the charge sharing topology for dynamic latch comparator[4]. In the fig.1, nMOS transistor M12 is used in series with resistive comparing circuit for regenerative mode in order to achieve low power. For reset mode pMOS pre charging circuit is absent and nMOS transistor M9 for output pass transistor for the equalization of both the voltages nearly to Vdd/2. Now, when the clock goes low, Vdd and ground both will be disconnected from the latch with the help of transistors M12 & M3.
2. DESIGN OF THE COMPARATOR

The flow chart shows in Fig. 1 shows the step of designing the low power CMOS charge sharing dynamic latch comparator using 0.18µm technology:

Fig. 2. Flow chart for designing of comparator

If the input of the comparator is greater than the reference voltage, Vref, it has to give an output of ‘1’ and if the comparator input is less than reference voltage then the output of the comparator should be ‘0’.

3. SIMULATION RESULTS

Simulation of proposed design is done using the 0.18µm CMOS technology. In this project, 1.8V supply voltage is used for operation and clock period is 10ns. During the process, speed of the comparator is 100MHz. This design can be used where low power, high speed and low propagation delay are the main requirements. Finally simulation results of the comparator are shows in Fig. 4. The width of the transistor used is as in the Table I. This simulation result is compared to the previous work [2]. Table III shows the comparison of present design results with previous work and shows an improvement in the present results.

Table I

<table>
<thead>
<tr>
<th></th>
<th>All PMOS</th>
<th>All NMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Width</td>
<td>8µm</td>
<td>4µm</td>
</tr>
<tr>
<td>Length</td>
<td>0.18µm</td>
<td>0.18µm</td>
</tr>
</tbody>
</table>
Fig. 4. Transient response
4. CONCLUSION

This paper has presented the CMOS charge sharing dynamic latch comparator design and its simulation results of high speed, and low power by considering 1.8V power supply. The comparison has been done between the previous and present work and the improvements are shown in Table II. In conclusion, the proposed design reduces the power dissipation without deteriorating the comparing speed. From simulation result the power dissipation reduced approximately 92% compared to the previous work and minimize the delay approximately 15%. The proposed design of the comparator runs faster and provides more stable output signal than the previous work with low supply voltage.

REFERENCES


N. H. E. Weste and D. F. Harris, CMOS VLSI design: a circuits and systems perspective: Pearson/Addison-Wesley, 2005.

---

Table-II

<table>
<thead>
<tr>
<th></th>
<th>Previous work</th>
<th>Present work</th>
</tr>
</thead>
<tbody>
<tr>
<td>Length</td>
<td>0.5µm</td>
<td>0.18µm</td>
</tr>
<tr>
<td>( W_p/W_n )</td>
<td>10µm/5µm</td>
<td>8µm/4µm</td>
</tr>
<tr>
<td>Voltage supply</td>
<td>3.3V</td>
<td>1.8V</td>
</tr>
<tr>
<td>Delay</td>
<td>1.827ns</td>
<td>1.54ns</td>
</tr>
<tr>
<td>Power dissipation</td>
<td>23.18nW</td>
<td>1.79nW</td>
</tr>
</tbody>
</table>